A Review of Engineering Techniques for CMOS On-Chip Inductor Design and Quality Factor Enhancement From MHz-to-GHz Frequency Domains


Mariappan S., Rajendran J., Idros N., Manaf A. A., Kumar N., Alghaihab A., ...Daha Fazla

IEEE Access, cilt.13, ss.140473-140499, 2025 (SCI-Expanded) identifier

  • Yayın Türü: Makale / Derleme
  • Cilt numarası: 13
  • Basım Tarihi: 2025
  • Doi Numarası: 10.1109/access.2025.3596323
  • Dergi Adı: IEEE Access
  • Derginin Tarandığı İndeksler: Science Citation Index Expanded (SCI-EXPANDED), Scopus, Compendex, INSPEC, Directory of Open Access Journals
  • Sayfa Sayıları: ss.140473-140499
  • Anahtar Kelimeler: CMOS, efficiency, inductor, mmWave, on-chip, Q-factor, radio frequency, silicon
  • İstanbul Üniversitesi Adresli: Evet

Özet

This paper presents a comprehensive review of engineering techniques employed to enhance the quality factor (Q-factor) of silicon-based on-chip inductors across MHz-to-GHz frequency domains. The performance of CMOS on-chip inductors is often bottlenecked by the substrate losses, parasitic effects and resistive losses, which degrade the Q-factor. Numerous engineering techniques including substrate engineering, ground plane engineering, layout engineering and material engineering are analyzed and discussed. Substrate engineering such as substrate isolation and micromachining, ground plane engineering such as patterned ground shield and defected ground shield, layout engineering such as multilayer stacking and geometry modulation, material engineering such as magnetic core integration and conductor lamination are all investigated. A comparative evaluation of these techniques highlights the optimum approaches for attaining high-Q inductors in silicon process, mainly for CMOS compatibility.