Low Power Design for DVFS Capable Software


Manzak A., Seker Ş. E.

10th IEEE Annual Ubiquitous Computing, Electronics and Mobile Communication Conference, UEMCON 2019, New York, Amerika Birleşik Devletleri, 10 - 12 Ekim 2019, ss.1175-1179 identifier

  • Yayın Türü: Bildiri / Tam Metin Bildiri
  • Doi Numarası: 10.1109/uemcon47517.2019.8993027
  • Basıldığı Şehir: New York
  • Basıldığı Ülke: Amerika Birleşik Devletleri
  • Sayfa Sayıları: ss.1175-1179
  • Anahtar Kelimeler: DVFS, low power, off-line algorithms, power profile
  • İstanbul Üniversitesi Adresli: Hayır

Özet

Today's central processing unit (CPU) technology makes it possible for a processor to adjust its voltage and clock frequency dynamically depending on its current CPU load, memory load, or operating system requests. Higher energy saving is possible if the application's power profile can be estimated or determined fast and accurate. If the application's power profile is completely known prior to execution, then maximum/optimum power saving is possible using off-line dynamic voltage and frequency scaling (DVFS) algorithms. The question is, how to determine full power-profile of an application prior to execution and how much power saving is possible. In this paper, we discuss the methodology to determine full power profile of an application and calculate potential energy savings using off-line DVFS algorithms for randomly generated and real-life cases.